10% off all books and free delivery over £40
Buy from our bookstore and 25% of the cover price will be given to a school of your choice to buy more books. *15% of eBooks.

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip

View All Editions

The selected edition of this book is not available to buy right now.
Add To Wishlist
Write A Review

About

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip Synopsis

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

About This Edition

ISBN: 9783319604015
Publication date: 14th July 2017
Author: Pascal Meinerzhagen
Publisher: Springer an imprint of Springer International Publishing
Format: Hardback
Pagination: 146 pages
Genres: Electronics: circuits and components
Electronics engineering
Computer hardware